About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
SPIE Advanced Lithography + Patterning 2025
Conference paper
High Volume Manufacturing Innovations for Metal-Oxide Resist Patterning
Abstract
This paper investigates hardware innovations for lithography equipment used in patterning negative tone metal-oxide resist (MOR), with a specific focus on improving yield for line-space structures at 28nm pitch and below. As semiconductor technology advances toward smaller nodes, maintaining high pattern fidelity while minimizing defects becomes increasingly difficult. MOR has emerged as a promising alternative to the traditionally used chemically amplified photoresist (CAR) to address issues with resolution limitations and pattern integrity, however the adoption of MOR has introduced new challenges to the industry. This study addresses these challenges by introducing hardware solutions that are designed to optimize MOR processes. Additionally, the study provides a comprehensive analysis of various developer techniques. Output parameters such as Critical Dimension (CD) stability, CD standard deviation, Line Edge Roughness (LER), Line Width Roughness (LWR), and defectivity are assessed following processing with 0.33 NA EUV using the new hardware and methods. The findings are further validated through electrical yield evaluations at 28nm pitch.