Yohji Watanabe, Hing Wong, et al.
IEICE Transactions on Electronics
A 7F2 DRAM trench cell and corresponding vertically folded bitline (BL) architecture has been fabricated using a 0.175 p,m technology. This concept features an advanced 30° tilted array device layout and an area penalty-free inter-BL twist. The presented scheme minimizes local well noise by maximizing the number of twisting intervals. A significant improvement of signal margin was measured on a 32-Mbyte test chip. © 2000 IEEE.
Yohji Watanabe, Hing Wong, et al.
IEICE Transactions on Electronics
Toshiaki Kirihata, Yohji Watanabe, et al.
IEICE Transactions on Electronics
Toshiaki Kirihata, Hing Wong, et al.
IEEE Journal of Solid-State Circuits
John DeBrosse, Dietmar Gogl, et al.
IEEE Journal of Solid-State Circuits