R.J. Gambino, N.R. Stemple, et al.
Journal of Physics and Chemistry of Solids
We introduce a planar, triple-self-aligned double-gate FET structure ("PAGODA"). Device fabrication incorporates wafer bonding, front-end CMP, mixed optical/ebeam lithography, silicided silicon source/drain sidewalls, and back gate undercut and passivation. We demonstrate double-gate FET operation with good transport at both interfaces, inverter action, and NOR logic.
R.J. Gambino, N.R. Stemple, et al.
Journal of Physics and Chemistry of Solids
David B. Mitzi
Journal of Materials Chemistry
Julian J. Hsieh
Journal of Vacuum Science and Technology A: Vacuum, Surfaces and Films
T.N. Morgan
Semiconductor Science and Technology