About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ECS Meeting 2013
Conference paper
Deposited ALD SiO2 high-k/metal gate interface for high voltage analog and I/O devices on next generation alternative channels and FINFET device structures
Abstract
A highly reliable SiO2 deposited by atomic layer deposition (ALD) as a gate dielectric interface layer with high-k/metal gate (HKMG) in high voltage I/O field effect transistor (FETs) for advanced technologies has been demonstrated. Improved process control, better gate oxide conformality, superior dielectric reliability (over CVD SiO2), and equivalent uniformity and reliability compared to thermal oxide proves its usefulness for FinFET/ETSOI I/O devices. In addition, use of ALD SiO2 with novel interface layer results in reduced interfacial regrowth on SiGe channel, which when coupled with post deposition nitridation and annealing optimization for optimal performance, is an attractive oxide optimization option for alternate channel architectures. © The Electrochemical Society.