Efficient Techniques for Gate Leakage Estimation
Rahul M. Rao, Jeffrey L. Burns, et al.
ISLPED 2003
In high-end microprocessors, control-logic timing can gate the cycle time, but control logic is specified late and changes often. Custom design is too time consuming for control implementation, and application specific integrated circuit (ASIC)-like methods have difficulty achieving the required performance/area targets. In this paper, we describe C5M, a new layout system for high-performance control logic which has been successfully used in the design of a recent 400 MHz IBM processor. Results from this design are used to show that C5M achieves near custom quality with high productivity and predictability. © 1998 IEEE.
Rahul M. Rao, Jeffrey L. Burns, et al.
ISLPED 2003
H. Peter Hofstee, Sang H. Dhong, et al.
IEEE Micro
Rahul M. Rao, Jeffrey L. Burns, et al.
VLSID/Embedded 2004
Alan J. Drake, Kevin J. Nowka, et al.
IEEE Journal of Solid-State Circuits