Minsik Cho, Hua Xiang, et al.
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
The utilization of timing closure based integrated technology in the manufacturing of deep-submicron integrated circuit (IC) designs is discussed. As interconnect delay dominates the overall chip performance, achieving of accurate timing optimization and delay prediction is inherent for improving circuit performance. IBM's Place-Driven Synthesis (PDS) system describes an effective flow for achieving technology closure. The prerequisites for the PDS system and timing-driven placement and logic optimization, which include buffering and resizing optimization, are discussed.
Minsik Cho, Hua Xiang, et al.
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
Ruchir Puri, Leon Stok, et al.
DAC 2003
Louise Trevillyan, William Joyner, et al.
IEEE TC
Wei Zhang, Xiaodong Cui, et al.
ICASSP 2019