Hua Xiang, Kai-Yuan Chao, et al.
ISPD 2007
The utilization of timing closure based integrated technology in the manufacturing of deep-submicron integrated circuit (IC) designs is discussed. As interconnect delay dominates the overall chip performance, achieving of accurate timing optimization and delay prediction is inherent for improving circuit performance. IBM's Place-Driven Synthesis (PDS) system describes an effective flow for achieving technology closure. The prerequisites for the PDS system and timing-driven placement and logic optimization, which include buffering and resizing optimization, are discussed.
Hua Xiang, Kai-Yuan Chao, et al.
ISPD 2007
Kerry Bernstein, Ching-Te Chuang, et al.
ICCAD 2003
Ruchir Puri, Mihir Choudhury, et al.
ISLPED 2014
Sanjay Kumar Lalta Prasad Vishwakarma, Frank Harkins, et al.
QCE 2024