Pushing ASIC performance in a power envelope
Ruchir Puri, Leon Stok, et al.
DAC 2003
The utilization of timing closure based integrated technology in the manufacturing of deep-submicron integrated circuit (IC) designs is discussed. As interconnect delay dominates the overall chip performance, achieving of accurate timing optimization and delay prediction is inherent for improving circuit performance. IBM's Place-Driven Synthesis (PDS) system describes an effective flow for achieving technology closure. The prerequisites for the PDS system and timing-driven placement and logic optimization, which include buffering and resizing optimization, are discussed.
Ruchir Puri, Leon Stok, et al.
DAC 2003
Srikanth Venkataraman, Ruchir Puri, et al.
DAC 2007
Ruchir Puri, Tanay Karnik, et al.
VLSID 2006
Rui Zhang, Conrad Albrecht, et al.
KDD 2020