Energy recovery design for low-power ASICs
C.H. Ziesler, Joohee Kim, et al.
SOCC 2003
System on chip without the global clock signals are discussed. VLSI designers preferred a strategy with a global clock signal especially designed to arrive at each latch at exactly the same time. Global clocking can degrade performance, because any uncertainity in the timing of the computation or in the clock network forces manufacturers to downgrade their estimation of the chip's clock frequency. The clockless computing uses a variety of design techniques to avoid the need for a global clock.
C.H. Ziesler, Joohee Kim, et al.
SOCC 2003
Stephen V. Kosonocky, Azeez J. Bhavnagarwala, et al.
IBM J. Res. Dev
Suhwan Kim, Conrad H. Ziesler, et al.
IEEE Transactions on VLSI Systems
Sangjin Hong, Shu-Shin Chin, et al.
Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology