Seong-Dong Kim, Michael Guillorn, et al.
S3S 2015
This paper investigates the n-type vertical slit FET (VeSFET) performance at 7-nm node and beyond by TCAD simulation. VeSFET is a twin-gate device with 3-D monolithic integration-friendly vertical terminals and horizontal channel manufactured based on SOI wafer with conventional CMOS fabrication hardware. The second gate provides the capability of transistor behavior adjustment and the potential for advanced circuit designs. The results show that VeSFET can provide high ΔVt/Vg2s, and competitive drive capability with respect to a reference FinFET of comparable dimensions..
Seong-Dong Kim, Michael Guillorn, et al.
S3S 2015
Phil Oldiges, Kenneth P. Rodbell, et al.
IEEE International SOI Conference 2010
Abhijeet Paul, Andres Bryant, et al.
IEDM 2013
Xiaobin Yuan, Takashi Shimizu, et al.
IEEE T-ED