Dynamic measurement of critical-path timing
Alan J. Drake, Robert M. Senger, et al.
ICICDT 2008
A 32nm SOI critical path monitor (CPM) that can provide timing measurements to a Digital PLL for dynamic frequency adjustments in the 8-core POWER7+™ microprocessor is described. The CPM calibrates to within 2% of cycle time from nominal to turbo voltages. Its voltage sensitivity is 10mV/bit. It tracks processor temperature sensitivity to within 1.5% of nominal frequency, and has a sample jitter less than 1.5% of nominal frequency. The ability to detect noise dynamically allows the system to operate the processor closer to its optimal frequency for any given voltage, resulting in lower voltage for power savings or higher frequency for performance improvements. © 2013 IEEE.
Alan J. Drake, Robert M. Senger, et al.
ICICDT 2008
Alan J. Drake, Kevin J. Nowka, et al.
IEEE Journal of Solid-State Circuits
Alan J. Drake, Kevin J. Nowka, et al.
CICC 2003
Yan Li, Kun Wang, et al.
ISLPED 2013