About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
JVSTA
Paper
Role of high aspect-ratio thin-film metal deposition in Cu back-end-of-line technology
Abstract
The transition in manufacturing from Al(Cu)/W to Cu multilevel on-chip line/via ULSI wiring for high-performance CMOS logic chips was initiated in late 1997 and has since become the exclusive industry-standard. The authors provide a comprehensive review of metal thin-film deposition methods and techniques as they apply to the ULSI of Cu interconnects in advanced logic technology. The authors discuss the basic features of Cu dual-damascene processing with a focus on physical vapor deposition and atomic layer deposition techniques, which have enabled the continued scaling of Cu interconnects over many generations of technology. In addition, the authors discuss recent experimental and simulation data on the extendibility of Cu interconnects to future technology nodes.