Joseph Kozhaya, Phillip Restle, et al.
ICCAD 2011
An efficient loop-based interconnect modeling methodology is proposed for multi-GHz clock network design. High frequency effects, including inductance and proximity effects are captured. The results are validated through comparisons with electromagnetic simulations and measured data taken from a Power4 chip.
Joseph Kozhaya, Phillip Restle, et al.
ICCAD 2011
David Shan, Phillip Restle, et al.
VLSI Circuits 2015
Phillip Restle, Ken Shepard
ASYNC 2005
P. Jamison, John Massey, et al.
IMCS 2020