Marc Seifried, Gustavo Villares, et al.
IEEE JSTQE
In this paper, we demonstrate InGaAs FinFETs 3-D sequentially (3DS) integrated on top of a fully depleted silicon-on-insulator CMOS. Top layer III-V FETs are fabricated using a Si CMOS compatible HKMG replacement gate flow and self-aligned raised source-drain regrowth. We demonstrate that the low thermal budget of the top layer process does not affect the lower level FETs performance. An on-current of 200μA μm (at IOFF = 100 nAμm and VDD= 0.5 V) is achieved, representing the highest reported for 3DS integrated III-V FETs on silicon, showing a 50% improvement in RON compared to previous work. The achieved improved performance can be attributed to the introduction of spacers, doped extensions underneath the gate region as well as improvements in the direct wafer bonding technique.
Marc Seifried, Gustavo Villares, et al.
IEEE JSTQE
Preksha Tiwari, Pengyan Wen, et al.
Optics Express
Clarissa Convertino, Heinz Schmid, et al.
ECS Meeting 2018
Andreas Messner, Felix Eltes, et al.
OFC 2017