Indranil R. Bardhan, Sugato Bagchi, et al.
JMIS
A method for multilevel validation and testing of architectural timing models (timers) coded to predict cycles-per-instruction performance of CMOS RISC processors, is described. Establishment of cause and effect relationships in terms of modal defects and associated fault signatures, verification of steady-state behavior pipeline flow against analytically predicted signatures using a derived application-based test loop kernels and verification of the 'core' parameters of pipeline-level machine organization using derived synthetic test cases, are emphasized.
Indranil R. Bardhan, Sugato Bagchi, et al.
JMIS
Rolf Clauberg
IBM J. Res. Dev
Nanda Kambhatla
ACL 2004
Elena Cabrio, Philipp Cimiano, et al.
CLEF 2013