A 112Gb/S 2.6pJ/b 8-Tap FFE PAM-4 SST TX in 14nm CMOS
Christian Menoifi, Matthias Braendli, et al.
ISSCC 2018
This letter proposes an in-comparator aperture-time equalization scheme using the impulse response of a clocked comparator. The technique is applied in a wireline link receiver prototype, implemented in CMOS 7-nm FinFET technology. The proposed method controls the aperture properties of the slicers by shaping their impulse sensitivity functions. We demonstrate an aperture skew control range of 4.7 ps with 147-fs accuracy for NRZ signaling at 40 Gb/s. PAM4 signaling at 80 Gb/s is also showcased using the proposed technique. These results serve as a proof of concept for next-generation source-synchronous chip-to-chip dense I/O links where aperture-time skews could be fine adjusted inside each comparator.
Christian Menoifi, Matthias Braendli, et al.
ISSCC 2018
Toke M. Andersen, Florian Krismer, et al.
APEC 2013
Thomas Toifl, Matthias Braendli, et al.
ESSCIRC 2016
Lukas Kull, Danny Luu, et al.
ISSCC 2017