Oliver Bodemer
IBM J. Res. Dev
Compact and high-speed hardware architectures and logic optimization methods for the AES algorithm Rijndael are described. Encryption and decryption data paths are combined and all arithmetic components are reused. By introducing a new composite field, the S-Box structure is also optimized. An extremely small size of 5.4 Kgates is obtained for a 128-bit key Rijndael circuit using a 0.11-μmCMOS standard cell library. It requires only 0.052 mm2 of area to support both encryption and decryption with 311 Mbps throughput. By making effective use of the SPN parallel feature, the throughput can be boosted up to 2.6 Gbps for a high-speed implementation whose size is 21.3 Kgates. © 2001 Springer-Verlag Berlin Heidelberg.
Oliver Bodemer
IBM J. Res. Dev
Rajeev Gupta, Shourya Roy, et al.
ICAC 2006
Renu Tewari, Richard P. King, et al.
IS&T/SPIE Electronic Imaging 1996
Yao Qi, Raja Das, et al.
ISSTA 2009