Ultra low power 10-to 25-Gb/s CMOS-driven VCSEL links
Jonathan E. Proesel, Clint L. Schow, et al.
OFC 2012
We report a dc-coupled burst-mode (BM) receiver for optical links in a dynamically reconfigurable network. Through the introduction of interlocking search algorithms, a robust 25 Gb/s BM operation is achieved with 31 ns lock time. At the beginning of the burst, the receiver first performs input dc current offset calibration in 12.5 ns, then achieves phase lock in 18.5 ns, and after that tracks data using a phase interpolator (PI) based bang-bang clock and data recovery (CDR). The sensitivity of the receiver is -10.9;{\text {dBm}} (average power, {\text {BER}} < {10}^{-12}) at 25 Gb/s, tested with a single mode 1550 nm reference optical transmitter. There is no significant sensitivity penalty in the presence of \pm 100;{\text {ppm}} frequency offset between the transmitter and the receiver. Measured power efficiency of the receiver at 25 Gb/s is 4.4 pJ/bit. The core of the 32 nm SOI CMOS circuit occupies {200; \upmu{\text {m}}} \times {300;\upmu {\text {m}}}.
Jonathan E. Proesel, Clint L. Schow, et al.
OFC 2012
Jonathan E. Proesel, Zeynep Toprak-Deniz, et al.
VLSI Circuits 2017
Benjamin G. Lee, Nicolas Dupuis, et al.
IEEE Photonics Technology Letters
Jean Benoit Héroux, Tomofumi Kise, et al.
OFC 2014