About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Integrated non-SO 2 underlayer and improved line-edge-roughness dielectric etch process using 193 nm bilayer resist
- Parijat Bhatnagar
- Siddhartha Panda
- et al.
- 2006
- Applied Physics Letters