About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IMW 2019
Conference paper
Superb endurance and appropriate Vth of PCM pillar cell using buffer layer for 3D cross-point memory
Abstract
A reliability study for phase change memory (PCM) pillar cell is performed. We found that without a buffer layer, the PCM pillar cell shows earlier endurance failure than its mushroom counterpart, and the underlying failure mechanism is attributed to element segregation. A buffer layer between PCM and top electrode is found to substantially improve the endurance characteristics of the PCM pillar cell to greater than 1E10 program cycles. In addition, the buffer layer also provides the benefit of increased PCM threshold voltage (Vth), which can enlarge the read window margin for the OTS+PCM 3D Cross-Point Memory array.