M. Hargrove, S.W. Crowder, et al.
IEDM 1998
The feasibility of nano-scale strained-Si technologies for low-power applications is studied. Static and dynamic power for strained-Si device is analyzed and compared with conventional bulk-Si technology. Optimum device design points are suggested, and strained-Si CMOS circuits are studied, showing substantially reduced power consumptions. The trade-offs for power and performance in strained-Si devices/circuits are discussed. Further, analysis and low-power design points are applied and extended to strained Si on SOI substrate (SSOI) CMOS technology. © 2004 Elsevier Ltd. All rights reserved.
M. Hargrove, S.W. Crowder, et al.
IEDM 1998
S. Cohen, J.C. Liu, et al.
MRS Spring Meeting 1999
Heinz Schmid, Hans Biebuyck, et al.
Journal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures
S.F. Fan, W.B. Yun, et al.
Proceedings of SPIE 1989