Nicky Chau-Chun Lu, Hu H. Chao
IEEE Journal of Solid-State Circuits
This paper reports a detailed plate-noise analysis on using an on-chip generated half-VDD bias for the memory-cell plate in CMOS DRAM's to reduce the electric field in the storage capacitor insulator, in contrast to the VDD-biased or grounded cell plate generally used in NMOS DRAM's. The detailed design of a half-VDD biased-plate PMOS cell in n-well CMOS is described. © 1985 IEEE
Nicky Chau-Chun Lu, Hu H. Chao
IEEE Journal of Solid-State Circuits
Sangjin Hong, Shu-Shin Chin, et al.
ICECS 2002
Stephen V. Kosonocky, Azeez J. Bhavnagarwala, et al.
IBM J. Res. Dev
Sang H. Dhong, Nicky Chau-Chun Lu, et al.
IEEE Journal of Solid-State Circuits