Producing scheduling that causes concurrent programs to fail
Yosi Ben-Asher, Yaniv Eytani, et al.
PADTAD 2006
This paper considers the problem of compiling programs, written in a high-level programming language, into hardware circuits executed by an Field Programmable Gate Array (FPGA). In particular, we consider the problem of synthesising nested loops that frequently access array elements stored in an external memory (outside the FPGA). We propose an aggressive profile-based compilation scheme, based on loop unrolling and code flattening techniques, where array references from/to the external memory are overlapped with an uninterrupted hardware evaluation of the synthesised loop’s circuit. Experimental results show that large code segments can be compiled into circuits by using the proposed scheme. © 2006 Inderscience Enterprises Ltd.
Yosi Ben-Asher, Yaniv Eytani, et al.
PADTAD 2006
Cu D. Nguyen, Bilha Mendelson, et al.
ESEM 2013
Yaniv Eytani, Eitan Farchi, et al.
IPDPS 2003
Daniel Citron, Gadi Haber, et al.
EMSOFT 2004