About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
ECS Transactions
Conference paper
Optimization of Cu damascene electrodeposition process in ULSI for yield and reliability improvement
Abstract
Cu damascene electrodeposition is widely used in the microelectronics industry. A void-free fill electrodeposition process becomes increasingly crucial with the miniaturization of feature dimensions. By optimizing plating process parameters, we demonstrated substantial yield improvement and reliability improvement by reducing voiding defects and improving plated Cu/Cu seed interface during plating. First step pulse is found to be critical for liner/seed/plated Cu interface, and filling current is found to be critical for superfilling rate. In addition, we report here that by using a partial fill partitioning method, we can detect timezero plating defects more effectively than PLY, electrical testing, or cross-section SEM after the completion of Cu plating or after CMP. It plays a critical role in optimizing the process for different technologies and different levels. © The Electrochemical Society.