A shorted global clock design for multi-GHz 3D stacked chips
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Increased process variability presents a major challenge for future SRAM scaling. Fast and accurate validation of SRAM read stability and writeability margins is crucial for estimating yield in large SRAM arrays. Conventional SRAM read/write metrics are characterized through test structures that are able to provide limited hardware measurement data and cannot be used to investigate cell bit fails in functional SRAM arrays. This work presents a method for large-scale characterization of read stability and writeability in functional SRAM arrays using direct bit-line measurements. A test chip is implemented in a 45 nm CMOS process. Large-scale SRAM read/write metrics are measured and compared against conventional SRAM stability metrics. Results show excellent correlation to conventional SRAM read/write metrics as well as V MIN measurements near failure. © 2006 IEEE.
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
Liang-Teck Pang, Borivoje Nikolić
IEEE Journal of Solid-State Circuits
Borivoje Nikolić, Ji-Hoon Park, et al.
IEEE TCAS-I
Jason Tsai, Seng Oon Toh, et al.
ISSCC 2010