About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEDM 2006
Conference paper
Fundamental understanding and optimization of PBTI in nFETs with SiO 2/HfO2 gate stack
Abstract
An electrical measurement technique is introduced which provides direct information on the energy distribution of trapped electrons within SiO 2/HfO2 dual layer gate stacks of fully processed high-k/metal gate nFETs. Using this electron spectroscopic technique, it is shown that electron trap levels in HfO2 are located adjacent to the conduction band of Si with trap energies which agree with recently calculated defect levels induced by oxygen vacancy defects in HfO2. A strong sensitivity of these shallow defects to the gate stack processing conditions is observed and it is found that the Positive Bias Temperature Instability (PBTI) can be reduced by suppressing oxygen vacancy formation in the HfO2 layer.