Gate-all-around silicon nanowire MOSFETs and circuits
Jeffrey W. Sleight, Sarunya Bangsaruntip, et al.
DRC 2010
We discuss the structural and electrical properties of scaled 2 nm HfO 2 /SrO gate stacks. Thin SrO layers are deposited by molecular beam epitaxy onto (001) p-Si substrates as alternative passivating interfacial layers (ILs) to SiO2. X-ray photoelectron spectroscopy and transmission electron microscopy show that, despite some HfO2 -SrO intermixing, the SrO IL acts as a barrier against Hfx Siy and SiO 2 formation during high- κ deposition. Electrical measurements on metal-oxide-semiconductor capacitors with TiN metal gates integrated in a low-temperature process flow reveal an equivalent oxide thickness of 5 Å with competitive leakage current and hysteresis and a negative flat band voltage shift, suitable for n -channel transistors. © 2011 American Institute of Physics.
Jeffrey W. Sleight, Sarunya Bangsaruntip, et al.
DRC 2010
N. Gong, Malte J. Rasch, et al.
IEDM 2022
Martin M. Frank
ESSCIRC 2011
Martin Sandberg, Vivekananda P. Adiga, et al.
Applied Physics Letters