A shorted global clock design for multi-GHz 3D stacked chips
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
The first device performance results are presented from experiments designed to assess FET technology feasibility in the 0.1- μ m gate-length regime. Low-temperature device design considerations for these dimensions lead to a 0.15-V threshold and 0.6-V power supply, with a forward-biased substrate. Self-aligned and almost fully scaled devices and simple circuits were fabricated by direct-write electron-beam lithography at all levels, with gate lengths down to 0.07 μm. Measured device characteristics yielded over 750-mS/mm transconductance, which is the highest value obtained to date in Si FET's. Copyright © 1987 by The Institute of Electrical and Electronics Engineers, Inc.
Liang-Teck Pang, Phillip J. Restle, et al.
VLSI Circuits 2012
George A. Sai-Halasz, Matthew R. Wordeman, et al.
IEEE Journal of Solid-State Circuits
S. Washburn, H. Schmid, et al.
Physical Review Letters
D. Kern
ESSDERC 1989