A scheme for on-chip timing characterization
Ramyanshu Datta, Gary Carpenter, et al.
VTS 2006
The rapid shrinking of device geometries in the nanometer regime requires new technology-aware design methodologies. These must be able to evaluate the resilience of the circuit throughout all System on Chip (SoC) abstraction levels. To successfully guide design decisions at the system level, reliability models, which abstract technology information, are required to identify those parts of the system where additional protection in the form of hardware or software coun-termeasures is most effective. Interfaces such as the presented Resilience Articulation Point (RAP) or the Reliability Interchange Information Format (RIIF) are required to enable EDA-assisted analysis and propagation of reliability information. The models are discussed from different perspectives, such as design and test. © 2014 EDAA.
Ramyanshu Datta, Gary Carpenter, et al.
VTS 2006
Ramyanshu Datta, Jacob A. Abraham, et al.
DFT 2006
Hyungmin Cho, Shahrzad Mirkhani, et al.
DAC 2013
Eric Cheng, Daniel Mueller-Gritschneder, et al.
DAC 2019