R.J. Gambino, N.R. Stemple, et al.
Journal of Physics and Chemistry of Solids
This paper reports all-silicon asymmetrically strained Tunnel FET architectures that feature improved subthreshold swing and Ion/I off characteristics. We demonstrate that a lateral strain profile corresponding to at least 0.2 eV band-gap shrinkage at the BTB source junction could act as an optimized performance Tunnel FET enabling the cancellation of the drain threshold voltage. To implement a real device, we demonstrate using GAA Si NW with asymmetric strain profile using two local stressor technologies to have >4-5 GPa peak of lateral uniaxial tensile stress in the Si NW. © 2010 Elsevier Ltd.
R.J. Gambino, N.R. Stemple, et al.
Journal of Physics and Chemistry of Solids
Eloisa Bentivegna
Big Data 2022
R.W. Gammon, E. Courtens, et al.
Physical Review B
Oliver Schilter, Alain Vaucher, et al.
Digital Discovery