Publication
VLSI-DAT 2005
Conference paper

A semi-custom design of branch address calculator in the IBM Power4 microprocessor

Abstract

In this paper we present the design and implementation of the branch address calculator in the Instruction Fetch Unit (IFU) of the IBM Power4 Microprocessor which operates at 1.7 GHz in a 0.18 μm SOI technology. A semi-custom methodology combining flexible custom circuit design with automated tuning and physical design tools is shown to provide new opportunities for optimization of designs throughout the development cycle. The resulting branch calculator design supports a 3-cycle takon-branch redirect, which is key to the IFU performance in Power4 microprocessor. It is shown that with careful circuit optimization, high performance can be achieved with a robust, tuned static design, thereby maintaining a power efficient design point. © 2005 IEEE.

Date

Publication

VLSI-DAT 2005

Authors

Share