About cookies on this site Our websites require some cookies to function properly (required). In addition, other cookies may be used with your consent to analyze site usage, improve the user experience and for advertising. For more information, please review your options. By visiting our website, you agree to our processing of information as described in IBM’sprivacy statement. To provide a smooth navigation, your cookie preferences will be shared across the IBM web domains listed here.
Publication
IEDM 2013
Conference paper
A phase change memory cell with metallic surfactant layer as a resistance drift stabilizer
Abstract
We demonstrate a novel confined PCM cell structure which utilizes a metallic surfactant layer to stabilize the high (and intermediate) resistance state drift in MLC phase change memory technology. The metallic surfactant layer provides an alternative conductive path to the amorphous region during read operation, which makes the cell characteristics immune to amorphous region instabilities such as time- and temperature-dependent resistance drift and noise. The data here focuses on time-dependent drift mitigation. Analytical modeling and numerical simulations show that this cell design can achieve as much as 4× larger resistance ratio between adjacent levels in a 4-level cell. Experimental results confirm its effectiveness as a resistance drift stabilizer, showing ∼6× smaller drift coefficient, resulting in a substantially reduced bit error rate. © 2013 IEEE.