Ziyang Liu, Sivaramakrishnan Natarajan, et al.
VLDB
Affine Control Loops (ACLs) occur frequently in data- and computeintensive applications. Implementing ACLs directly on dedicated hardware has the potential for spectacular performance improvement in area, time and energy. An important challenge for such direct hardware compilation of ACLs is the interconnection between the different processing elements, which may be non-local as well as dynamic. We propose a generic, reconfigurable interconnection fabric which can realize the data-path of any ACL and be dynamically reconfigured in constant time. We have applied for a patent for this technology. © 2008 ACM.
Ziyang Liu, Sivaramakrishnan Natarajan, et al.
VLDB
Robert G. Farrell, Catalina M. Danis, et al.
RecSys 2012
J.P. Locquet, J. Perret, et al.
SPIE Optical Science, Engineering, and Instrumentation 1998
S.F. Fan, W.B. Yun, et al.
Proceedings of SPIE 1989