Conference paper
A 23.5GHz PLL with an adaptively biased VCO in 32nm SOI-CMOS
Jean-Olivier Plouchart, Mark A. Ferriss, et al.
CICC 2012
A 6b 10 tap-full rate distributed arithmetic digital finite impulse response filter (DFIR) is reported using dynamic logic datapath with independent precharge and compute signals per domino stage. The basic architecture of the filter is full rate, distributed arithmetic with signed-digit offset binary (SDOB) number representation. Two 8b 16-entry loadable tables contain the precomputed partial sums used by the distributed arithmetic algorithms.
Jean-Olivier Plouchart, Mark A. Ferriss, et al.
CICC 2012
Azita Emami-Neyestanak, Aida Varzaghani, et al.
IEEE Journal of Solid-State Circuits
William M. J. Green, Solomon Assefa, et al.
FiO 2011
Amol Inamdar, Sergey Rylov, et al.
IEEE TAS