Conference paper
Model-to-hardware correlations in the design of a 50Gb/s package
Lei Shan, Mounir Meghelli, et al.
ECTC 2003
A 6b 10 tap-full rate distributed arithmetic digital finite impulse response filter (DFIR) is reported using dynamic logic datapath with independent precharge and compute signals per domino stage. The basic architecture of the filter is full rate, distributed arithmetic with signed-digit offset binary (SDOB) number representation. Two 8b 16-entry loadable tables contain the precomputed partial sums used by the distributed arithmetic algorithms.
Lei Shan, Mounir Meghelli, et al.
ECTC 2003
Mark Ferriss, Alexander Rylyakov, et al.
IEEE JSSC
Sergey Rylov, Alexander Rylyakov
BCTM 2003
A. Serdar Yonar, Pier Andrea Francese, et al.
VLSI Technology and Circuits 2022